Laser lithography of monolithically-integrated multi-level microchannels in silicon
buir.contributor.author | Tauseef, Muhammad Ahsan | |
buir.contributor.author | Asgari Sabet, Rana | |
buir.contributor.author | Tokel, Onur | |
buir.contributor.orcid | Tauseef, Muhammad Ahsan|0000-0003-3334-104X | |
buir.contributor.orcid | Asgari Sabet, Rana|0000-0001-9926-0221 | |
buir.contributor.orcid | Tokel, Onur|0000-0003-1586-4349 | |
dc.citation.issueNumber | 9 | |
dc.citation.volumeNumber | 9 | |
dc.contributor.author | Tauseef, Muhammad Ahsan | |
dc.contributor.author | Asgari Sabet, Rana | |
dc.contributor.author | Tokel, Onur | |
dc.date.accessioned | 2025-02-13T14:10:29Z | |
dc.date.available | 2025-02-13T14:10:29Z | |
dc.date.issued | 2024-02-27 | |
dc.department | Department of Physics | |
dc.department | Institute of Materials Science and Nanotechnology (UNAM) | |
dc.description.abstract | The trend toward ever-increased speeds for microelectronics is challenged bythe emergence of heat-wall, leading to the faltering of Moore’s Law. Apotential solution may be integrating microfluidic channels into silicon (Si), todeliver controlled amounts of cooling fluid and regulate hot spots. Suchmeandering microfluidic channels within other transparent materials alreadyplayed significant roles, including in biomedical and sensor applications;however, analogous channel architectures do not exist in Si. Here, a novelmethod is proposed to fabricate buried microchannel arrays monolithicallyintegrated into Si, without altering the wafer surface. A two-step,laser-assisted subtractive removal method is exploited, enabling fully-buriedmulti-level architectures, with control on the channel port geometry, depth,curvature, and aspect ratio. The selective removal rate is 750 μm per h perchannel, and the channel inner-wall roughness is 230 nm. The methodpreserves top wafer surface roughness of 2 nm, with significant potential for3D integrated systems. | |
dc.description.provenance | Submitted by Civanmert Şevluğ (civanmert.sevlug@bilkent.edu.tr) on 2025-02-13T14:10:29Z No. of bitstreams: 1 Laser_lithography_of_monolithically-integrated_multi-level_ microchannels_in_silicon.pdf: 4605208 bytes, checksum: 23c7e448c55de671bd4aa49525f98095 (MD5) | en |
dc.description.provenance | Made available in DSpace on 2025-02-13T14:10:29Z (GMT). No. of bitstreams: 1 Laser_lithography_of_monolithically-integrated_multi-level_ microchannels_in_silicon.pdf: 4605208 bytes, checksum: 23c7e448c55de671bd4aa49525f98095 (MD5) Previous issue date: 2024-02-27 | en |
dc.identifier.doi | 10.1002/admt.202301617 | |
dc.identifier.eissn | 2365-709X | |
dc.identifier.uri | https://hdl.handle.net/11693/116247 | |
dc.language.iso | English | |
dc.publisher | Wiley-VCH Verlag GmbH & Co. KGaA | |
dc.relation.isversionof | https://dx.doi.org/10.1002/admt.202301617 | |
dc.rights | CC BY 4.0 DEED (Attribution 4.0 International) | |
dc.rights.uri | https://creativecommons.org/licenses/by/4.0/ | |
dc.source.title | Advanced Materials Technologies | |
dc.subject | 3D microfabrication | |
dc.subject | Laser lithography | |
dc.subject | Microchannels | |
dc.subject | Nonlinear laser in- teractions | |
dc.subject | Silicon | |
dc.title | Laser lithography of monolithically-integrated multi-level microchannels in silicon | |
dc.type | Article |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- Laser_lithography_of_monolithically-integrated_multi-level_ microchannels_in_silicon.pdf
- Size:
- 4.39 MB
- Format:
- Adobe Portable Document Format
License bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- license.txt
- Size:
- 1.71 KB
- Format:
- Item-specific license agreed upon to submission
- Description: