Laser lithography of monolithically-integrated multi-level microchannels in silicon

buir.contributor.authorTauseef, Muhammad Ahsan
buir.contributor.authorAsgari Sabet, Rana
buir.contributor.authorTokel, Onur
buir.contributor.orcidTauseef, Muhammad Ahsan|0000-0003-3334-104X
buir.contributor.orcidAsgari Sabet, Rana|0000-0001-9926-0221
buir.contributor.orcidTokel, Onur|0000-0003-1586-4349
dc.citation.issueNumber9
dc.citation.volumeNumber9
dc.contributor.authorTauseef, Muhammad Ahsan
dc.contributor.authorAsgari Sabet, Rana
dc.contributor.authorTokel, Onur
dc.date.accessioned2025-02-13T14:10:29Z
dc.date.available2025-02-13T14:10:29Z
dc.date.issued2024-02-27
dc.departmentDepartment of Physics
dc.departmentInstitute of Materials Science and Nanotechnology (UNAM)
dc.description.abstractThe trend toward ever-increased speeds for microelectronics is challenged bythe emergence of heat-wall, leading to the faltering of Moore’s Law. Apotential solution may be integrating microfluidic channels into silicon (Si), todeliver controlled amounts of cooling fluid and regulate hot spots. Suchmeandering microfluidic channels within other transparent materials alreadyplayed significant roles, including in biomedical and sensor applications;however, analogous channel architectures do not exist in Si. Here, a novelmethod is proposed to fabricate buried microchannel arrays monolithicallyintegrated into Si, without altering the wafer surface. A two-step,laser-assisted subtractive removal method is exploited, enabling fully-buriedmulti-level architectures, with control on the channel port geometry, depth,curvature, and aspect ratio. The selective removal rate is 750 μm per h perchannel, and the channel inner-wall roughness is 230 nm. The methodpreserves top wafer surface roughness of 2 nm, with significant potential for3D integrated systems.
dc.description.provenanceSubmitted by Civanmert Şevluğ (civanmert.sevlug@bilkent.edu.tr) on 2025-02-13T14:10:29Z No. of bitstreams: 1 Laser_lithography_of_monolithically-integrated_multi-level_ microchannels_in_silicon.pdf: 4605208 bytes, checksum: 23c7e448c55de671bd4aa49525f98095 (MD5)en
dc.description.provenanceMade available in DSpace on 2025-02-13T14:10:29Z (GMT). No. of bitstreams: 1 Laser_lithography_of_monolithically-integrated_multi-level_ microchannels_in_silicon.pdf: 4605208 bytes, checksum: 23c7e448c55de671bd4aa49525f98095 (MD5) Previous issue date: 2024-02-27en
dc.identifier.doi10.1002/admt.202301617
dc.identifier.eissn2365-709X
dc.identifier.urihttps://hdl.handle.net/11693/116247
dc.language.isoEnglish
dc.publisherWiley-VCH Verlag GmbH & Co. KGaA
dc.relation.isversionofhttps://dx.doi.org/10.1002/admt.202301617
dc.rightsCC BY 4.0 DEED (Attribution 4.0 International)
dc.rights.urihttps://creativecommons.org/licenses/by/4.0/
dc.source.titleAdvanced Materials Technologies
dc.subject3D microfabrication
dc.subjectLaser lithography
dc.subjectMicrochannels
dc.subjectNonlinear laser in- teractions
dc.subjectSilicon
dc.titleLaser lithography of monolithically-integrated multi-level microchannels in silicon
dc.typeArticle

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Laser_lithography_of_monolithically-integrated_multi-level_ microchannels_in_silicon.pdf
Size:
4.39 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: