Self-aligned via and trench for metal contact in III-V semiconductor devices

buir.contributor.authorDemir, Hilmi Volkan
buir.contributor.orcidDemir, Hilmi Volkan|0000-0003-1793-112X
dc.citation.epage1122en_US
dc.citation.issueNumber3en_US
dc.citation.spage1117en_US
dc.citation.volumeNumber24en_US
dc.contributor.authorZheng, J. F.en_US
dc.contributor.authorDemir, Hilmi Volkanen_US
dc.contributor.authorSabnis, V.A.en_US
dc.contributor.authorFidaner, O.en_US
dc.contributor.authorHarris, J.S.en_US
dc.contributor.authorMiller, D. A. B.en_US
dc.date.accessioned2016-02-08T10:19:28Z
dc.date.available2016-02-08T10:19:28Z
dc.date.issued2006en_US
dc.departmentDepartment of Physicsen_US
dc.departmentDepartment of Electrical and Electronics Engineeringen_US
dc.departmentInstitute of Materials Science and Nanotechnology (UNAM)en_US
dc.departmentNanotechnology Research Center (NANOTAM)en_US
dc.description.abstractA semiconductor processing method for the formation of self-aligned via and trench structures in III-V semiconductor devices (in particular, on InP platform) is presented, together with fabrication results. As a template for such self-aligned via and trench formations in a surrounding polymer layer on a semiconductor device, we make use of a sacrificial layer that consists of either a Si O2 dielectric hard mask layer deposited on the device layers or a sacrificial semiconductor layer grown on top of the device epitaxial layers (e.g., InP on an InGaAs etch stop), both laid down on the device layers before patterning the device geometry. During the semiconductor device etching, the sacrificial layer is kept as a part of the patterned structures and is, therefore, perfectly self-aligned. By selectively removing the sacrificial layer surrounded by the polymer that is etched back within the thickness of the sacrificial layer, an opening such as a via and a trench is formed perfectly self-aligned on the device top area in the place of the sacrificial layer. This process yields a pristine semiconductor surface for metal contacts and fully utilizes the contact area available on the device top, no matter how small the device area is. This approach thus provides as low an Ohmic contact resistance as possible upon filling the via and the trench with metal deposition. The additional use of a thin Si3 N4 protecting layer surrounding the device sidewalls improves the robustness of the process without any undesired impact on the device electrical passivation (or on the optical mode characteristics if the device also includes a waveguide). This method offers metal contacts scalable to the device size, being limited only by the feasible device size itself. This method is also applicable to the fabrication of other III-V based integrated devices.en_US
dc.identifier.doi10.1116/1.2188000en_US
dc.identifier.eissn2166-2754
dc.identifier.issn2166-2746
dc.identifier.urihttp://hdl.handle.net/11693/23807
dc.language.isoEnglishen_US
dc.publisherAIP Publishing LLCen_US
dc.relation.isversionofhttps://doi.org/10.1116/1.2188000en_US
dc.source.titleJournal of Vacuum Science and Technology B: Microelectronics and Nanometer Structuresen_US
dc.titleSelf-aligned via and trench for metal contact in III-V semiconductor devicesen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Self-aligned via and trench for metal contact in III-V semiconductor devices.pdf
Size:
483.88 KB
Format:
Adobe Portable Document Format
Description:
Full printable version