Two-nanometer laser synthesized Si-nanoparticles for low power memory applications
buir.contributor.author | Okyay, Ali Kemal | |
dc.citation.epage | 156 | en_US |
dc.citation.spage | 129 | en_US |
dc.contributor.author | El-Atab, N. | en_US |
dc.contributor.author | Okyay, Ali Kemal | en_US |
dc.contributor.author | Nayfeh, A. | en_US |
dc.date.accessioned | 2018-04-12T13:54:06Z | |
dc.date.available | 2018-04-12T13:54:06Z | |
dc.date.issued | 2016 | en_US |
dc.department | Institute of Materials Science and Nanotechnology (UNAM) | en_US |
dc.description.abstract | Current flash memory devices are expected to face two major challenges in the near future: density and voltage scaling. The density of the memory is related to the gate length scaling which is constrained by the gate stack, namely, the tunnel oxide thickness. In fact, the gate length is required to be commensurate with the gate stack in order to maintain a good gate control and to avoid short channel effects. However, in conventional flash memories, the tunnel oxide thickness has a lower limit of 6-7 nm (depending on NOR or NAND structure) in order to avoid back-tunneling and thus leakage of charges which destroys the necessary retention characteristic of the memory (>10 years). The second problem which needs to be solved is the high program and erase operating voltages. Once again, the limitation to operating voltage scaling is the inability to reduce gate stack thickness. Therefore, it is imperative to find novel structures and materials to be incorporated in the memory cells which would allow tunnel oxide and voltage scaling. In this study, MOSFET- and MOSCAP-based memory devices are investigated along with the use of 2-nm silicon nanoparticles (Si-NPs) for charge storage. Atomic layer deposition is used to deposit the active layer of the memory and the spin coating is performed to deliver the Si-nanoparticles across the sample. | en_US |
dc.description.provenance | Made available in DSpace on 2018-04-12T13:54:06Z (GMT). No. of bitstreams: 1 bilkent-research-paper.pdf: 179475 bytes, checksum: ea0bedeb05ac9ccfb983c327e155f0c2 (MD5) Previous issue date: 2016 | en |
dc.identifier.doi | 10.1007/978-3-319-20481-9_7 | en_US |
dc.identifier.isbn | 9783319204819 | |
dc.identifier.isbn | 9783319204802 | |
dc.identifier.uri | http://hdl.handle.net/11693/38363 | |
dc.language.iso | English | en_US |
dc.publisher | Springer International Publishing | en_US |
dc.relation.isversionof | http://dx.doi.org/10.1007/978-3-319-20481-9_7 | en_US |
dc.source.title | 3D Stacked Chips: From Emerging Processes to Heterogeneous Systems | en_US |
dc.subject | Atomic layer deposition | en_US |
dc.subject | Field effect transistors | en_US |
dc.subject | Logic gates | en_US |
dc.subject | MOS devices | en_US |
dc.subject | MOSFET devices | en_US |
dc.subject | Nanoparticles | en_US |
dc.subject | Silicon | en_US |
dc.subject | Static random access storage | en_US |
dc.subject | Synthesis (chemical) | en_US |
dc.subject | Voltage scaling | en_US |
dc.subject | Gate length scaling | en_US |
dc.subject | Low-power memory | en_US |
dc.subject | Operating voltage | en_US |
dc.subject | Program and erase | en_US |
dc.subject | Retention characteristics | en_US |
dc.subject | Short-channel effect | en_US |
dc.subject | Silicon nanoparticles | en_US |
dc.subject | Tunnel oxide thickness | en_US |
dc.subject | Flash memory | en_US |
dc.title | Two-nanometer laser synthesized Si-nanoparticles for low power memory applications | en_US |
dc.type | Book Chapter | en_US |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- Two-nanometer laser synthesized Si-nanoparticles for low power memory applications.pdf
- Size:
- 16.33 MB
- Format:
- Adobe Portable Document Format
- Description:
- Full printable version