Self-aligning planarization and passivation for integration applications in III-V semiconductor devices

buir.contributor.authorDemir, Hilmi Volkan
buir.contributor.orcidDemir, Hilmi Volkan|0000-0003-1793-112X
dc.citation.epage189en_US
dc.citation.issueNumber1en_US
dc.citation.spage182en_US
dc.citation.volumeNumber18en_US
dc.contributor.authorDemir, Hilmi Volkanen_US
dc.contributor.authorZheng, J.-F.en_US
dc.contributor.authorSabnis, V. A.en_US
dc.contributor.authorFidaner, O.en_US
dc.contributor.authorHanberg, J.en_US
dc.contributor.authorHarris, J. S.en_US
dc.contributor.authorMiller, D. A. B.en_US
dc.date.accessioned2015-07-28T11:57:43Z
dc.date.available2015-07-28T11:57:43Z
dc.date.issued2005en_US
dc.departmentDepartment of Physicsen_US
dc.departmentDepartment of Electrical and Electronics Engineeringen_US
dc.departmentInstitute of Materials Science and Nanotechnology (UNAM)en_US
dc.description.abstractThis paper reports an easy planarization and passivation approach for the integration of III-V semiconductor devices. Vertically etched III-V semiconductor devices typically require sidewall passivation to suppress leakage currents and planarization of the passivation material for metal interconnection and device integration. It is, however, challenging to planarize all devices at once. This technique offers wafer-scale passivation and planarization that is automatically leveled to the device top in the 1-3-mum vicinity surrounding each device. In this method, a dielectric hard mask is used to define the device area. An undercut structure is intentionally created below the hard mask, which is retained during the subsequent polymer spinning and anisotropic polymer etch back., The spin-on polymer that fills in the undercut seals the sidewalls for all the devices across the wafer. After the polymer etch back, the dielectric mask is removed leaving the polymer surrounding each device level with its device top to atomic scale flatness. This integration method is robust and is insensitive to spin-on polymer thickness, polymer etch nonuniformity, and device height difference. It prevents the polymer under the hard mask from etch-induced damage and creates a polymer-free device surface for metallization upon removal of the dielectric mask. We applied this integration technique in fabricating an InP-based photonic switch that consists of a mesa photodiode and a quantum-well waveguide modulator using benzocyclobutene (BCB) polymer. We demonstrated functional integrated photonic switches with high process yield of >90%, high breakdown voltage of >25 V, and low ohmic contact resistance of similar to 10 Omega. To the best of our knowledge, such an integration of a surface-normal photodiode and a lumped electroabsorption modulator with the use of BCB is the first to be implemented on a single substrate.en_US
dc.identifier.doi10.1109/TSM.2004.841834en_US
dc.identifier.issn0894-6507
dc.identifier.urihttp://hdl.handle.net/11693/11462
dc.language.isoEnglishen_US
dc.publisherIEEEen_US
dc.relation.isversionofhttp://dx.doi.org/10.1109/TSM.2004.841834en_US
dc.source.titleIEEE Transactions on Semiconductor Manufacturingen_US
dc.subjectIntegrated optoelectronicsen_US
dc.subjectPassivationen_US
dc.subjectSemiconductor device manufacturingen_US
dc.subjectWafer-scale integrationen_US
dc.titleSelf-aligning planarization and passivation for integration applications in III-V semiconductor devicesen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
10.1109-TSM.2004.841834.pdf
Size:
1.97 MB
Format:
Adobe Portable Document Format
Description:
Full printable version