A high-throughput energy-efficient implementation of successive cancellation decoder for polar codes using combinational logic

dc.citation.epage447en_US
dc.citation.issueNumber3en_US
dc.citation.spage436en_US
dc.citation.volumeNumber63en_US
dc.contributor.authorDizdar, O.en_US
dc.contributor.authorArıkan, E.en_US
dc.date.accessioned2018-04-12T10:42:38Z
dc.date.available2018-04-12T10:42:38Z
dc.date.issued2016en_US
dc.departmentDepartment of Electrical and Electronics Engineeringen_US
dc.description.abstractThis paper proposes a high-throughput energy-efficient Successive Cancellation (SC) decoder architecture for polar codes based on combinational logic. The proposed combinational architecture operates at relatively low clock frequencies compared to sequential circuits, but takes advantage of the high degree of parallelism inherent in such architectures to provide a favorable tradeoff between throughput and energy efficiency at short to medium block lengths. At longer block lengths, the paper proposes a hybrid-logic SC decoder that combines the advantageous aspects of the combinational decoder with the low-complexity nature of sequential-logic decoders. Performance characteristics on ASIC and FPGA are presented with a detailed power consumption analysis for combinational decoders. Finally, the paper presents an analysis of the complexity and delay of combinational decoders, and of the throughput gains obtained by hybrid-logic decoders with respect to purely synchronous architectures.en_US
dc.identifier.doi10.1109/TCSI.2016.2525020en_US
dc.identifier.issn1549-8328
dc.identifier.urihttp://hdl.handle.net/11693/36507
dc.language.isoEnglishen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.relation.isversionofhttp://dx.doi.org/10.1109/TCSI.2016.2525020en_US
dc.source.titleIEEE Transactions on Circuits and Systems I: Regular Papersen_US
dc.subjectEnergy efficiencyen_US
dc.subjectError correcting codesen_US
dc.subjectPolar codesen_US
dc.subjectSuccessive cancellation decoderen_US
dc.subjectVLSIen_US
dc.titleA high-throughput energy-efficient implementation of successive cancellation decoder for polar codes using combinational logicen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
A High-Throughput Energy-Efficient Implementation of Successive Cancellation Decoder for Polar Codes Using Combinational Logic.pdf
Size:
1.77 MB
Format:
Adobe Portable Document Format
Description:
Full printable version