Notice of violation of IEEE publication principles an energy-efficient heterogeneous memory architecture for future dark silicon embedded chip-multiprocessors

dc.contributor.authorOnsori, S.en_US
dc.contributor.authorAsad, A.en_US
dc.contributor.authorRaahemifar, K.en_US
dc.contributor.authorFathy, M.en_US
dc.date.accessioned2019-02-21T16:05:31Z
dc.date.available2019-02-21T16:05:31Z
dc.date.issued2018en_US
dc.departmentDepartment of Computer Engineeringen_US
dc.description.abstractMain memories play an important role in overall energy consumption of embedded systems. Using conventional memory technologies in future designs in nanoscale era causes a drastic increase in leakage power consumption and temperature-related problems. Emerging non-volatile memory (NVM) technologies offer many desirable characteristics such as near-zero leakage power, high density and non-volatility. They can significantly mitigate the issue of memory leakage power in future embedded chip-multiprocessor (eCMP) systems. However, they suffer from challenges such as limited write endurance and high write energy consumption which restrict them for adoption in modern memory systems. In this article, we present a convex optimization model to design a 3D stacked hybrid memory architecture in order to minimize the future embedded systems energy consumption in the dark silicon era. This proposed approach satisfies endurance constraint in order to design a reliable memory system. Our convex model optimizes numbers and placement of eDRAM and STT-RAM memory banks on the memory layer to exploit the advantages of both technologies in future eCMPs. Energy consumption, the main challenge in the dark silicon era, is represented as a major target in this work and it is minimized by the detailed optimization model in order to design a dark silicon aware 3D Chip-Multiprocessor. Experimental results show that in comparison with the Baseline memory design, the proposed architecture improves the energy consumption and performance of the 3D CMP on average about 61.33% and 9% respectively. IEEE
dc.description.provenanceMade available in DSpace on 2019-02-21T16:05:31Z (GMT). No. of bitstreams: 1 Bilkent-research-paper.pdf: 222869 bytes, checksum: 842af2b9bd649e7f548593affdbafbb3 (MD5) Previous issue date: 2018en
dc.identifier.doi10.1109/TETC.2016.2563323
dc.identifier.eissn2168-6750en_US
dc.identifier.urihttp://hdl.handle.net/11693/50257
dc.language.isoEnglish
dc.publisherIEEE Computer Society
dc.relation.isversionofhttps://doi.org/10.1109/TETC.2016.2563323
dc.source.titleIEEE Transactions on Emerging Topics in Computingen_US
dc.subject3D integration technologyen_US
dc.subjectConvex-optimization problemen_US
dc.subjectDark siliconen_US
dc.subjectEnergy consumptionen_US
dc.subjectEnergy efficient designen_US
dc.subjectHeterogeneous memory architectureen_US
dc.subjectMemory architectureen_US
dc.subjectMemory managementen_US
dc.subjectNon-Volatile Memory (NVM)en_US
dc.subjectNonvolatile memoryen_US
dc.subjectSiliconen_US
dc.subjectThree-dimensional displaysen_US
dc.titleNotice of violation of IEEE publication principles an energy-efficient heterogeneous memory architecture for future dark silicon embedded chip-multiprocessorsen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Notice_of_violation_of_IEEE_publication_principles_an_energy-efficient_heterogeneous_memory_architecture_for_future_dark_silicon_embedded_chip-multiprocessors.pdf
Size:
871.17 KB
Format:
Adobe Portable Document Format
Description:
Full printable version