A scratch-pad memory aware dynamic loop scheduling algorithm
dc.citation.epage | 743 | en_US |
dc.citation.spage | 738 | en_US |
dc.contributor.author | Öztürk, Özcan | en_US |
dc.contributor.author | Kandemir, M. | en_US |
dc.contributor.author | Narayanan, S. H. K. | en_US |
dc.coverage.spatial | San Jose, CA, USA | |
dc.date.accessioned | 2016-02-08T11:38:34Z | |
dc.date.available | 2016-02-08T11:38:34Z | |
dc.date.issued | 2008-03 | en_US |
dc.department | Department of Computer Engineering | en_US |
dc.description | Date of Conference: 17-19 March 2008 | |
dc.description | Conference name: 9th International Symposium on Quality Electronic Design, ISQED 2008 | |
dc.description.abstract | Executing array based applications on a chip multiprocessor requires effective loop parallelization techniques. One of the critical issues that need to be tackled by an optimizing compiler in this context is loop scheduling, which distributes the iterations of a loop to be executed in parallel across the available processors. Most of the existing work in this area targets cache based execution platforms. In comparison, this paper proposes the first dynamic loop scheduler, to our knowledge, that targets scratch-pad memory (SPM) based chip multiprocessors, and presents an experimental evaluation of it. The main idea behind our approach is to identify the set of loop iterations that access the SPM and those that do not. This information is exploited at runtime to balance the loads of the processors involved in executing the loop nest at hand. Therefore, the proposed dynamic scheduler takes advantage of the SPM in performing the loop iteration-to-processor mapping. Our experimental evaluation with eight array/loop intensive applications reveals that the proposed scheduler is very effective in practice and brings between 13.7% and 41.7% performance savings over a static loop scheduling scheme, which is also tested in our experiments. © 2008 IEEE. | en_US |
dc.description.provenance | Made available in DSpace on 2016-02-08T11:38:34Z (GMT). No. of bitstreams: 1 bilkent-research-paper.pdf: 70227 bytes, checksum: 26e812c6f5156f83f0e77b261a471b5a (MD5) Previous issue date: 2008 | en |
dc.identifier.doi | 10.1109/ISQED.2008.4479830 | en_US |
dc.identifier.uri | http://hdl.handle.net/11693/26881 | en_US |
dc.language.iso | English | en_US |
dc.publisher | IEEE | en_US |
dc.relation.isversionof | http://dx.doi.org/10.1109/ISQED.2008.4479830 | en_US |
dc.source.title | Proceedings of the 9th International Symposium on Quality Electronic Design, ISQED 2008 | en_US |
dc.subject | Code converters | en_US |
dc.subject | Data storage equipment | en_US |
dc.subject | Electronics engineering | en_US |
dc.subject | Microprocessor chips | en_US |
dc.subject | Multiprocessing systems | en_US |
dc.subject | Program compilers | en_US |
dc.subject | Security of data | en_US |
dc.subject | Self phase modulation | en_US |
dc.subject | Single point mooring | en_US |
dc.subject | Statistical process control | en_US |
dc.subject | Systems analysis | en_US |
dc.subject | Chip multi processor | en_US |
dc.subject | Chip multi processors | en_US |
dc.subject | Critical issues | en_US |
dc.subject | Dynamic loop scheduling | en_US |
dc.subject | Dynamic Scheduler | en_US |
dc.subject | Electronic designs | en_US |
dc.subject | Experimental evaluations | en_US |
dc.subject | International symposium | en_US |
dc.subject | Loop iteration | en_US |
dc.subject | Loop scheduling | en_US |
dc.subject | Optimizing compilers | en_US |
dc.subject | Parallelization | en_US |
dc.subject | Run-time | en_US |
dc.subject | Scratch-pad memories | en_US |
dc.subject | Scratch-pad memory | en_US |
dc.subject | Scheduling | en_US |
dc.title | A scratch-pad memory aware dynamic loop scheduling algorithm | en_US |
dc.type | Conference Paper | en_US |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- A scratch-pad memory aware dynamic loop scheduling algorithm.pdf
- Size:
- 401.05 KB
- Format:
- Adobe Portable Document Format
- Description:
- Full printable version