Parallel mapping and circuit partitioning heuristics based on mean field annealing
buir.advisor | Aykanat, Cevdet | |
dc.contributor.author | Bultan, Tevfik | |
dc.date.accessioned | 2016-01-08T20:09:49Z | |
dc.date.available | 2016-01-08T20:09:49Z | |
dc.date.issued | 1992 | |
dc.description | Ankara : Department of Computer Engineering and Information Science and the Institute of Engineering and Science of Bilkent University, 1992. | en_US |
dc.description | Thesis (Master's) -- Bilkent University, 1992. | en_US |
dc.description | Includes bibliographical references. | en_US |
dc.description.abstract | Moan Field Annealinp; (MFA) aJgoritlim, receñí,ly proposc'd for solving com binatorial optimization problems, combines the characteristics of nenral networks and simulated annealing. In this thesis, MFA is formulated for tlie mapping i)roblcm and the circuit partitioning problem. EHicient implementation schemes, which decrease the complexity of the proposed algorithms by asymptotical factors, are also given. Perlormances of the proposed MFA algorithms are evaluated in comparison with two well-known heuristics: simulated annealing and Kernighan-Lin. Results of the experiments indicate that MFA can be used as an alternative heuristic for the mapping problem and the circuit partitioning problem. Inherent parallelism of the MFA is exploited by designing efficient parallel algorithms for the proposed MFA heuristics. Parallel MFA algorithms proposed for solving the circuit partitioning problem are implemented on an iPS(J/2’ hypercube multicompute.r. Experimental results show that the proposed heuristics can be efficiently parallelized, which is crucial for algorithms that solve such computationally hard problems. | en_US |
dc.description.provenance | Made available in DSpace on 2016-01-08T20:09:49Z (GMT). No. of bitstreams: 1 1.pdf: 78510 bytes, checksum: d85492f20c2362aa2bcf4aad49380397 (MD5) | en |
dc.description.statementofresponsibility | Bultan, Tevfik | en_US |
dc.format.extent | xii, 69 leaves | en_US |
dc.identifier.uri | http://hdl.handle.net/11693/17384 | |
dc.language.iso | English | en_US |
dc.rights | info:eu-repo/semantics/openAccess | en_US |
dc.subject | Mean Field Annealing | en_US |
dc.subject | Neural Networks | en_US |
dc.subject | Simulated Annealing | en_US |
dc.subject | Combinatorial Optimization | en_US |
dc.subject | Mapping Problem | en_US |
dc.subject | Circuit Partitioning Problem | en_US |
dc.subject | Parallel Processing | en_US |
dc.subject | Multicomputers | en_US |
dc.subject.lcc | QA402.5 .B85 1992 | en_US |
dc.subject.lcsh | Simulated annealing (Mathematics). | en_US |
dc.subject.lcsh | Mathematical optimization. | en_US |
dc.title | Parallel mapping and circuit partitioning heuristics based on mean field annealing | en_US |
dc.type | Thesis | en_US |
thesis.degree.discipline | Computer Engineering | |
thesis.degree.grantor | Bilkent University | |
thesis.degree.level | Master's | |
thesis.degree.name | MS (Master of Science) |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- B010123.pdf
- Size:
- 2.57 MB
- Format:
- Adobe Portable Document Format
- Description:
- Full printable version