A 128-bit microprocessor compatible programmable correlator chip for use in synchronous communication

buir.contributor.orcidAtalar, Abdullah|0000-0002-1903-1240
dc.citation.epage147en_US
dc.citation.spage146en_US
dc.contributor.authorUngan, İ. Enisen_US
dc.contributor.authorTopçu, Satılmışen_US
dc.contributor.authorAtalar, Abdullahen_US
dc.coverage.spatialHamburg, West Germany, Germanyen_US
dc.date.accessioned2016-02-08T12:02:37Z
dc.date.available2016-02-08T12:02:37Z
dc.date.issued1989en_US
dc.departmentDepartment of Electrical and Electronics Engineeringen_US
dc.descriptionDate of Conference: 8-12 May 1989en_US
dc.descriptionConference Name: COMPEURO’89: VLSI and Computer Peripherals, IEEE 1989en_US
dc.description.abstractA single-chip microprocessor-compatible 128-b correlator is designed and implemented in a 3-μm M2CMOS process. Full-custom design techniques are applied to achieve the best tradeoff among chip size, speed, and power consumption. The chip is placed in a microprocessor-based portable data terminal using HF radio communication. It marks the beginning of a synchronous data stream received from the very noisy channel by detecing the synchronization (sync) word. The sync word can be detected for either inverted or noninverted input data streams. Two chips can be cascaded to make a 256-b correlator. The chip is fully programmable by a microprocessor to set the number of tolerable errors in detection and to select the bits of the 128-b (or 256-b) data stream to be used in the correlation.en_US
dc.description.provenanceMade available in DSpace on 2016-02-08T12:02:37Z (GMT). No. of bitstreams: 1 bilkent-research-paper.pdf: 70227 bytes, checksum: 26e812c6f5156f83f0e77b261a471b5a (MD5) Previous issue date: 1989en
dc.identifier.doi10.1109/CMPEUR.1989.93504en_US
dc.identifier.urihttp://hdl.handle.net/11693/27835
dc.language.isoEnglishen_US
dc.publisherIEEEen_US
dc.relation.isversionofhttps://doi.org/10.1109/CMPEUR.1989.93504en_US
dc.source.titleProceedings of the COMPEURO’89: VLSI and Computer Peripherals, IEEE 1989en_US
dc.subjectCorrelatorsen_US
dc.subjectRadio communicationen_US
dc.subjectSemiconductor devicesen_US
dc.subjectCMOS technologyen_US
dc.subjectSynchronous communicationen_US
dc.subjectSynchronous data streamsen_US
dc.titleA 128-bit microprocessor compatible programmable correlator chip for use in synchronous communicationen_US
dc.typeConference Paperen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
128-bit microprocessor compatible programmable correlator chip for use in synchronous communication.pdf
Size:
234.73 KB
Format:
Adobe Portable Document Format
Description:
Full printable version