Voltage island based heterogeneous NoC design through constraint programming

Date

2014

Authors

Demiriz, A.
Bagherzadeh, N.
Ozturk, O.

Editor(s)

Advisor

Supervisor

Co-Advisor

Co-Supervisor

Instructor

Source Title

Computers & Electrical Engineering: an international journal

Print ISSN

0045-7906

Electronic ISSN

Publisher

Pergamon Press

Volume

40

Issue

8

Pages

307 - 316

Language

English

Journal Title

Journal ISSN

Volume Title

Series

Abstract

This paper discusses heterogeneous Network-on-Chip (NoC) design from a Constraint Programming (CP) perspective and extends the formulation to solving Voltage-Frequency Island (VFI) problem. In general, VFI is a superior design alternative in terms of thermal constraints, power consumption as well as performance considerations. Given a Communication Task Graph (CTG) and subsequent task assignments for cores, cores are allocated to the best possible places on the chip in the first stage to minimize the overall communication cost among cores. We then solve the application scheduling problem to determine the optimum core types from a list of technological alternatives and to minimize the makespan. Moreover, an elegant CP model is proposed to solve VFI problem by mapping and grouping cores at the same time with scheduling the computation tasks as a limited capacity resource allocation model. The paper reports results based on real benchmark datasets from the literature.

Course

Other identifiers

Book Title

Citation