Design of application specific instruction set processors for the EFT and FHT algorithms

buir.advisorAtalar, Abdullah
dc.contributor.authorAtak, Oğuzhan
dc.date.accessioned2016-07-01T11:07:39Z
dc.date.available2016-07-01T11:07:39Z
dc.date.issued2006
dc.descriptionCataloged from PDF version of article.en_US
dc.description.abstractOrthogonal Frequency Division Multiplexing (OFDM) is a multicarrier transmission technique which is used in many digital communication systems. In this technique, Fast Fourier Transformation (FFT) and inverse FFT (IFFT) are kernel processing blocks which are used for data modulation and demodulation respectively. Another algorithm which can be used for multi-carrier transmission is the Fast Hartley Transform algorithm. The FHT is a real valued transformation and can give significantly better results than FFT algorithm in terms of energy efficiency, speed and die area. This thesis presents Application Specific Instruction Set Processors (ASIP) for the FFT and FHT algorithms. ASIPs combine the flexibility of general purpose processors and efficiency of application specific integrated circuits (ASIC). Programmability makes the processor flexible and special instructions, memory architecture and pipeline makes the processor efficient. In order to design a low power processor we have selected the recently proposed cached FFT algorithm which outperforms standard FFT. For the cached FFT algorithm we have designed two ASIPs one having a single execution uniten_US
dc.description.statementofresponsibilityAtak, Oğuzhanen_US
dc.format.extentxi, 54 leaves, graphicsen_US
dc.identifier.itemidBILKUTUPB100146
dc.identifier.urihttp://hdl.handle.net/11693/29875
dc.language.isoEnglishen_US
dc.rightsinfo:eu-repo/semantics/openAccessen_US
dc.subjectFFTen_US
dc.subjectCached FFTen_US
dc.subjectFHTen_US
dc.subjectCached FHTen_US
dc.subjectApplicattion Specific Instruction Set Processoren_US
dc.subjectOFDMen_US
dc.subject.lccQA403.5 .A83 2006en_US
dc.subject.lcshFourier transformations.en_US
dc.titleDesign of application specific instruction set processors for the EFT and FHT algorithmsen_US
dc.typeThesisen_US
thesis.degree.disciplineElectrical and Electronic Engineering
thesis.degree.grantorBilkent University
thesis.degree.levelMaster's
thesis.degree.nameMS (Master of Science)

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
0003165.pdf
Size:
458.42 KB
Format:
Adobe Portable Document Format
Description:
Full printable version