Mapping and FPGA global routing using Mean Field Annealing

buir.advisorAykanat, Cevdet
dc.contributor.authorHaritaoğlu, İsmail
dc.date.accessioned2016-01-08T20:12:02Z
dc.date.available2016-01-08T20:12:02Z
dc.date.copyright1994
dc.date.issued1994
dc.descriptionAnkara : Department of Computer Engineering and Information Science and Institute of Engineering and Science, Bilkent University, 1994.en_US
dc.descriptionThesis (Master's) -- -Bilkent University, 1994.en_US
dc.descriptionIncludes bibliographical references ((leaves 71-73).en_US
dc.descriptionCataloged from PDF version of article.
dc.description.abstractMean Field Annealing algorithm which was proposed for solving combinatorial opimization problems combines the properties of neural networks and Simulated Annealing. In this thesis, MFA is formulated for mapping problem in parallel processing and global rouing problem in physical design automation of Field Programmable Gate Arrays (FPGAs). A new Mean Field Annealing (MFA) formulation is proposed for the mapping problem for mesh-connected and hypercube architectures. The proposed MFA heuristic exploits the conventional routing scheme used in mesh and hypercube interconnection topologies to introduce an efficient encoding scheme. An efficient implementation scheme which decreases the complexity of the proposed algorithm by asymptotical factors is also developed. Experimental results also show that the proposed MFA heuristic approaches the speed performance of the fast Kernighan-Lin heuristic while approaching the solution quality of the powerful simulated annealing heuristic. Also, we propose an order-independent global routing algorithm for SRAM type FPGAs based on Mean Field Annealing The performance of the proposed global algorithm is evaluated in comparison with LocusRoute global router on ACM/SIGDA Design Automation benchmarks. Experimental results indicate that the proposed MFA heuristic peforms better than the LocusRoute.
dc.description.provenanceMade available in DSpace on 2016-01-08T20:12:02Z (GMT). No. of bitstreams: 1 1.pdf: 78510 bytes, checksum: d85492f20c2362aa2bcf4aad49380397 (MD5)en
dc.description.statementofresponsibilityby İsmail Haritaoğluen_US
dc.format.extentxii, 73 leaves : illustrations, charts ; 30 cm.en_US
dc.identifier.urihttp://hdl.handle.net/11693/17628
dc.language.isoEnglishen_US
dc.rightsinfo:eu-repo/semantics/openAccessen_US
dc.subjectMapping
dc.subjectGlobal routing
dc.subjectField programmable gate arrays
dc.subjectMean field annealing
dc.titleMapping and FPGA global routing using Mean Field Annealingen_US
dc.title.alternativeOrta alan tavlama metodu kullanılarak eşleme ve fpga’lerdeki kaba rotalama problemlerinin çözümü
dc.typeThesisen_US
thesis.degree.disciplineComputer Engineering
thesis.degree.grantorBilkent University
thesis.degree.levelMaster's
thesis.degree.nameMS (Master of Science)

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
B026792.pdf
Size:
3.42 MB
Format:
Adobe Portable Document Format
Description:
Full printable version