ILP-based communication reduction for heterogeneous 3D network-on-chips
dc.citation.epage | 518 | en_US |
dc.citation.spage | 514 | en_US |
dc.contributor.author | Aktürk, İsmail | en_US |
dc.contributor.author | Öztürk, Özcan | en_US |
dc.coverage.spatial | Belfast, UK | |
dc.date.accessioned | 2016-02-08T12:08:22Z | |
dc.date.available | 2016-02-08T12:08:22Z | |
dc.date.issued | 2013-02-03 | en_US |
dc.department | Department of Computer Engineering | en_US |
dc.description | Date of Conference: 27 Feb.-1 March 2013 | |
dc.description | Conference name: 21st Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, PDP 2013 | |
dc.description.abstract | Network-on-Chip (NoC) architectures and three-dimensional integrated circuits (3D ICs) have been introduced as attractive options for overcoming the barriers in interconnect scaling while increasing the number of cores. Combining these two approaches is expected to yield better performance and higher scalability. This paper explores the possibility of combining these two techniques in a heterogeneity aware fashion. We explore how heterogeneous processors can be mapped onto the given 3D chip area to minimize the data access costs. Our initial results indicate that the proposed approach generates promising results within tolerable solution times. © 2013 IEEE. | en_US |
dc.description.provenance | Made available in DSpace on 2016-02-08T12:08:22Z (GMT). No. of bitstreams: 1 bilkent-research-paper.pdf: 70227 bytes, checksum: 26e812c6f5156f83f0e77b261a471b5a (MD5) Previous issue date: 2013 | en |
dc.identifier.doi | 10.1109/PDP.2013.83 | en_US |
dc.identifier.uri | http://hdl.handle.net/11693/28014 | en_US |
dc.language.iso | English | en_US |
dc.publisher | IEEE | en_US |
dc.relation.isversionof | http://dx.doi.org/10.1109/PDP.2013.83 | en_US |
dc.source.title | Proceedings of the 21st Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, PDP 2013 | en_US |
dc.subject | 3D | en_US |
dc.subject | Chip multiprocessor | en_US |
dc.subject | Heterogeneous | en_US |
dc.subject | NoC | en_US |
dc.subject | Communication reduction | en_US |
dc.subject | Heterogeneous | en_US |
dc.subject | Heterogeneous processors | en_US |
dc.subject | Network-on-chip architectures | en_US |
dc.subject | Three dimensional integrated circuits | en_US |
dc.subject | Microprocessor chips | en_US |
dc.subject | Routers | en_US |
dc.subject | VLSI circuits | en_US |
dc.subject | Three dimensional computer graphics | en_US |
dc.title | ILP-based communication reduction for heterogeneous 3D network-on-chips | en_US |
dc.type | Conference Paper | en_US |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- ILP-based communication reduction for heterogeneous 3D network-on-chips.pdf
- Size:
- 1.41 MB
- Format:
- Adobe Portable Document Format
- Description:
- Full printable version