PID and low-order controller design for guaranteed delay margin and pole placement

buir.contributor.authorÖzbay, Hitay
buir.contributor.orcidÖzbay, Hitay|0000-0003-1134-0679
dc.citation.epage14en_US
dc.citation.issueNumberOnline Version of Record before inclusion in an issueen_US
dc.citation.spage1en_US
dc.citation.volumeNumberEarly Viewen_US
dc.contributor.authorÖzbay, Hitay
dc.contributor.authorGündeş, A. N.
dc.date.accessioned2022-02-15T10:23:03Z
dc.date.available2022-02-15T10:23:03Z
dc.date.issued2021-04-03
dc.departmentDepartment of Electrical and Electronics Engineeringen_US
dc.description.abstractThis article provides a simple low-order controller design method (including PID controllers as special cases) for a class of unstable systems. First, PID controller design is considered for systems with two unstable poles and pole placement and delay margin issues are discussed. Then, a chain of integrators is considered with arbitrary stable dynamics in cascade. For a given desired minimum delay margin for this class of plants, a PID and low-order controller design method is obtained in terms of an inequality constraint on the sum of k of the desired closed-loop poles, where k is number of the integrators in the open-loop transfer function.en_US
dc.description.provenanceSubmitted by Samet Emre (samet.emre@bilkent.edu.tr) on 2022-02-15T10:23:03Z No. of bitstreams: 1 PID_and_low-order_controller_design_for_guaranteed_delay_margin_and_pole_placement.pdf: 680395 bytes, checksum: 601efbf9a7b6252b236380c34b87ef4d (MD5)en
dc.description.provenanceMade available in DSpace on 2022-02-15T10:23:03Z (GMT). No. of bitstreams: 1 PID_and_low-order_controller_design_for_guaranteed_delay_margin_and_pole_placement.pdf: 680395 bytes, checksum: 601efbf9a7b6252b236380c34b87ef4d (MD5) Previous issue date: 2021-04-03en
dc.identifier.doi10.1002/rnc.5521en_US
dc.identifier.issn1049-8923
dc.identifier.urihttp://hdl.handle.net/11693/77368
dc.language.isoEnglishen_US
dc.publisherJohn Wiley & Sons Ltd.en_US
dc.relation.isversionofhttps://doi.org/10.1002/rnc.5521en_US
dc.source.titlePID and low-order controller design for guaranteed delay margin and pole placementen_US
dc.subjectChain of integratorsen_US
dc.subjectPID controlen_US
dc.subjectTime delayen_US
dc.subjectUnstable systemen_US
dc.titlePID and low-order controller design for guaranteed delay margin and pole placementen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
PID_and_low-order_controller_design_for_guaranteed_delay_margin_and_pole_placement.pdf
Size:
664.45 KB
Format:
Adobe Portable Document Format
Description:

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.69 KB
Format:
Item-specific license agreed upon to submission
Description: