PID and low-order controller design for guaranteed delay margin and pole placement
buir.contributor.author | Özbay, Hitay | |
buir.contributor.orcid | Özbay, Hitay|0000-0003-1134-0679 | |
dc.citation.epage | 14 | en_US |
dc.citation.issueNumber | Online Version of Record before inclusion in an issue | en_US |
dc.citation.spage | 1 | en_US |
dc.citation.volumeNumber | Early View | en_US |
dc.contributor.author | Özbay, Hitay | |
dc.contributor.author | Gündeş, A. N. | |
dc.date.accessioned | 2022-02-15T10:23:03Z | |
dc.date.available | 2022-02-15T10:23:03Z | |
dc.date.issued | 2021-04-03 | |
dc.department | Department of Electrical and Electronics Engineering | en_US |
dc.description.abstract | This article provides a simple low-order controller design method (including PID controllers as special cases) for a class of unstable systems. First, PID controller design is considered for systems with two unstable poles and pole placement and delay margin issues are discussed. Then, a chain of integrators is considered with arbitrary stable dynamics in cascade. For a given desired minimum delay margin for this class of plants, a PID and low-order controller design method is obtained in terms of an inequality constraint on the sum of k of the desired closed-loop poles, where k is number of the integrators in the open-loop transfer function. | en_US |
dc.description.provenance | Submitted by Samet Emre (samet.emre@bilkent.edu.tr) on 2022-02-15T10:23:03Z No. of bitstreams: 1 PID_and_low-order_controller_design_for_guaranteed_delay_margin_and_pole_placement.pdf: 680395 bytes, checksum: 601efbf9a7b6252b236380c34b87ef4d (MD5) | en |
dc.description.provenance | Made available in DSpace on 2022-02-15T10:23:03Z (GMT). No. of bitstreams: 1 PID_and_low-order_controller_design_for_guaranteed_delay_margin_and_pole_placement.pdf: 680395 bytes, checksum: 601efbf9a7b6252b236380c34b87ef4d (MD5) Previous issue date: 2021-04-03 | en |
dc.identifier.doi | 10.1002/rnc.5521 | en_US |
dc.identifier.issn | 1049-8923 | |
dc.identifier.uri | http://hdl.handle.net/11693/77368 | |
dc.language.iso | English | en_US |
dc.publisher | John Wiley & Sons Ltd. | en_US |
dc.relation.isversionof | https://doi.org/10.1002/rnc.5521 | en_US |
dc.source.title | PID and low-order controller design for guaranteed delay margin and pole placement | en_US |
dc.subject | Chain of integrators | en_US |
dc.subject | PID control | en_US |
dc.subject | Time delay | en_US |
dc.subject | Unstable system | en_US |
dc.title | PID and low-order controller design for guaranteed delay margin and pole placement | en_US |
dc.type | Article | en_US |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- PID_and_low-order_controller_design_for_guaranteed_delay_margin_and_pole_placement.pdf
- Size:
- 664.45 KB
- Format:
- Adobe Portable Document Format
- Description:
License bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- license.txt
- Size:
- 1.69 KB
- Format:
- Item-specific license agreed upon to submission
- Description: