• About
  • Policies
  • What is open access
  • Library
  • Contact
Advanced search
      View Item 
      •   BUIR Home
      • Scholarly Publications
      • Faculty of Engineering
      • Department of Computer Engineering
      • View Item
      •   BUIR Home
      • Scholarly Publications
      • Faculty of Engineering
      • Department of Computer Engineering
      • View Item
      JavaScript is disabled for your browser. Some features of this site may not work without it.

      Application-specific heterogeneous network-on-chip design

      Thumbnail
      View / Download
      2.9 Mb
      Author(s)
      Demirbas, D.
      Akturk, I.
      Ozturk, O.
      Güdükbay, Uğur
      Date
      2014
      Source Title
      The Computer Journal
      Print ISSN
      0010-4620
      Publisher
      Oxford University Press
      Volume
      57
      Issue
      8
      Pages
      1117 - 1131
      Language
      English
      Type
      Article
      Item Usage Stats
      305
      views
      267
      downloads
      Abstract
      As a result of increasing communication demands, application-specific and scalable Network-on-Chips (NoCs) have emerged to connect processing cores and subsystems in Multiprocessor System-on-Chips. A challenge in application-specific NoC design is to find the right balance among different tradeoffs, such as communication latency, power consumption and chip area. We propose a novel approach that generates latency-aware heterogeneous NoC topology. Experimental results show that our approach improves the total communication latency up to 27% with modest power consumption. © 2013 The Author 2013. Published by Oxford University Press on behalf of The British Computer Society.
      Keywords
      Many-core architectures
      Multiprocessor system-on-chip design
      Network-on-chip synthesis
      Computer architecture
      Heterogeneous networks
      Microprocessor chips
      Multiprocessing systems
      Routers
      VLSI circuits
      Chip multiprocessor
      Communication latency
      Heterogeneous NoC
      Permalink
      http://hdl.handle.net/11693/26583
      Published Version (Please cite this version)
      http://dx.doi.org/10.1093/comjnl/bxt011
      Collections
      • Department of Computer Engineering 1561
      Show full item record

      Browse

      All of BUIRCommunities & CollectionsTitlesAuthorsAdvisorsBy Issue DateKeywordsTypeDepartmentsCoursesThis CollectionTitlesAuthorsAdvisorsBy Issue DateKeywordsTypeDepartmentsCourses

      My Account

      Login

      Statistics

      View Usage StatisticsView Google Analytics Statistics

      Bilkent University

      If you have trouble accessing this page and need to request an alternate format, contact the site administrator. Phone: (312) 290 2976
      © Bilkent University - Library IT

      Contact Us | Send Feedback | Off-Campus Access | Admin | Privacy